±ØÓ®nn699net(Öйú)ÓÐÏÞ¹«Ë¾

ǶÈëʽÅàѵ

 
ÉϺ£±¨ÃûÈÈÏߣº021-51875830
±±¾©±¨ÃûÈÈÏߣº010-51292078
ÉîÛÚ±¨ÃûÈÈÏߣº4008699035
ÄϾ©±¨ÃûÈÈÏߣº4008699035
Î人±¨ÃûÈÈÏߣº027-50767718
³É¶¼±¨ÃûÈÈÏߣº4008699035
¹ãÖݱ¨ÃûÈÈÏߣº
4008699035
Î÷°²±¨ÃûÈÈÏߣº
029-86699670
¡îÊﺣÑз¢ÓëÉú²úÇë²Î¼ûÍøÖ·£º
www.shanghai66.cn
¡îȫӢÎÄÊڿογÌ(Training in English)
¡¡ ±ØÓ®nn699net¡¡¡¡ ¿Î³ÌÏÈÈÝ¡¡¡¡ Åàѵ±¨Ãû ¡¡ÆóÒµÅàѵ ¡¡ ¸¶¿î·½Ê½¡¡¡¡ ½²Ê¦ÏÈÈÝ¡¡ ¡¡Ñ§Ô±ÆÀ¼Û¡¡¡¡¡¡¹ØÓÚ´ó¼Ò¡¡¡¡¡¡ÁªÏµ´ó¼Ò¡¡ ³Ð½ÓÏîÄ¿ ¿ª·¢°åÉ̳ǡ¡ ѧԺÂÛ̳
ǶÈëʽЭ´¦ÀíÆ÷--FPGA
FPGAÏîĿʵսϵÁпγÌ----
ǶÈëʽOS--4GÊÖ»ú²Ù×÷ϵͳ
Android Framework & HALÈíÓ²ÕûºÏ¼¼Êõ°à
ǶÈëʽЭ´¦ÀíÆ÷--DSP
ÊÖ»ú/ÍøÂç/¶¯ÂþÓÎÏ·¿ª·¢
ǶÈëʽOS-Linux
ǶÈëʽCPU--ARM
ǶÈëʽOS--WinCE
µ¥Æ¬»úÅàѵ
ǶÈëʽӲ¼þÉè¼Æ
Altium Designer Layout¸ßËÙÓ²¼þÉè¼Æ
Multisim&Ultiboardµç·Éè¼ÆÓëÐéÄâ·ÂÕæ
µç×Óµç·Éè¼Æ
оƬÉè¼Æ/´ó¹æÄ£¼¯³Éµç·VLSI
ǶÈëʽOS--VxWorks
PowerPCǶÈëʽϵͳ/±àÒëÆ÷ÓÅ»¯
PLC±à³Ì/±äƵÆ÷/Êý¿Ø/ÈË»ú½çÃæ¡¡
¿ª·¢ÓïÑÔ/Êý¾Ý¿â/ÈíÓ²¼þ²âÊÔ
3GÊÖ»úApp²âÊÔ¡¢Ó²¼þ²âÊÔ
ÊÖ»úµç·ԭÀí¡¢Î¬ÐÞÓëµ÷ÊÔ
ÔÆ¼ÆËã¡¢ÎïÁªÍø
¿ªÔ´²Ù×÷ϵͳTiny OS¿ª·¢
Æû³µµç×Ó±ØÓ®nn699net-±ØÓ®nn699net
¼ì²â/´«¸ÐÆ÷/´ó¡¢Ð¡ÐÍ»ú¼°ÆäËû
µã»÷ÕâÀï¸øÎÒ·¢ÏûÏ¢ ¡¡
QQ¿Í·þÒ»
µã»÷ÕâÀï¸øÎÒ·¢ÏûÏ¢ ¡¡
QQ¿Í·þ¶þ
µã»÷ÕâÀï¸øÎÒ·¢ÏûÏ¢
QQ¿Í·þÈý
¹«ÒæÅàѵ֪ͨÓë×ÊÁÏÏÂÔØ
¿Î³Ìµ¼º½
CadenceÅàѵ ICEPAKÅàѵ EMCÅàѵ µç´Å¼æÈÝÅàѵ sasÈÝÅàѵ ÂÞ¿ËΤ¶ûPLCÅàѵ Å·Ä·ÁúPLCÅàѵ PLCÅàѵ ÈýÁâPLCÅàѵ Î÷ÃÅ×ÓPLCÅàѵ dcsÅàѵ ºáºÓdcsÅàѵ °¬Ä¬ÉúÅàѵ robot CADÅàѵ eplanÅàѵ dcsÅàѵ µç·°åÉè¼ÆÅàѵ Õã´ódcsÅàѵ PCBÉè¼ÆÅàѵ adamsÅàѵ fluentÅàѵϵÁÐ¿Î³Ì Åàѵ»ú¹¹¿Î³Ì¶ÌÆÚ°àÅàѵ°àϵÁпγÌÅàѵ»ú¹¹ ³¤ÆÚ¿Î³ÌÁбí°àʵ¼ù¿Î³Ì¸ß¼¶¿Î³ÌѧУÅàѵ»ú¹¹ÖÜÄ©°àÅàѵ ÄϾ© ¶ÌÆÚ°àÅàѵ°àϵÁпγÌÅàѵ»ú¹¹ ³¤ÆÚ¿Î³ÌÁбí°àʵ¼ù¿Î³Ì¸ß¼¶¿Î³ÌѧУÅàѵ»ú¹¹ÖÜÄ©°à Êﺣ ½ÌÓý ÆóÒµ ѧԺ Åàѵ¿Î³Ì ϵÁÐ°à ¼¶ ³¤ÆÚ¿Î³ÌÁбí°àʵ¼ù¿Î³Ì¸ß¼¶¿Î³ÌѧУÅàѵ»ú¹¹ÖÜÄ©°à ¶ÌÆÚ°àÅàѵ°àϵÁпγÌÅàѵ»ú¹¹ Êﺣ½ÌÓýÆóҵѧԺÅàѵ¿Î³Ì ϵÁа༶ GMSÅàѵ
ÆóÒµÕÐÆ¸ÓëÈ˲ÅÍÆ¼ö(Ãâ·Ñ)

ºÏ×÷ÆóÒµÐÂÈ˲ÅÐèÇ󹫸æ

¡ôÕÐÈË¡¢Ó¦Æ¸¡¢È˲źÏ×÷£¬
Çë°ÑÐèÇó·¢µ½officeoffice@126.com»ò
·ÃÎÊÊﺣÆìÏÂÍøÕ¾---
µç×ÓÈ˲ÅÍø£º
www.morning-sea.com.cn
ºÏ×÷»ï°éÓëÊÚȨ»ú¹¹
ÏÖ´ú»¯µÄ¶àýÌå½ÌÊÒ
ÊﺣÕÐÆ¸Æôʾ
¡¡¡¡±ØÓ®nn699net-±ØÓ®nn699netж¯Ì¬ ¡¡¸ü¶àÅàѵ¶¯Ì¬×ÊѶ
ÓʼþÁбí
 
¡¡¡¡¡¡¡¡¡¡¡¡¡¡¡¡¡¡¡¡¡¡¡¡Low Power Flow HLD (Front End)±ØÓ®nn699net-±ØÓ®nn699net
   ÈëѧҪÇó

        ѧԱѧϰ±¾¿Î³ÌÓ¦¾ß±¸ÏÂÁлù´¡³£Ê¶£º
        ¡ô ÓÐÊý×Öµç·Éè¼ÆºÍÓ²¼þÃèÊöÓïÑԵĻù´¡»ò×Ôѧ¹ýÏà¹Ø¿Î³Ì¡£

   °à¼¶¹æÄ£¼°»·¾³--ÈÈÏß:4008699035 ÊÖ»ú:15921673576/13918613812( ΢ÐÅͬºÅ)
       ¼á³ÖС°àÊڿΣ¬Îª±£Ö¤ÅàѵЧ¹û£¬Ôö¼Ó»¥¶¯»·½Ú£¬Ã¿ÆÚÈËÊýÏÞ3µ½5ÈË¡£
   ÉÏ¿Îʱ¼äºÍµØµã
ÉϿεص㣺¡¾ÉϺ£¡¿£ºÍ¬¼Ã´óѧ(»¦Î÷)/гǽð¿¤ÉÌÎñÂ¥(11ºÅÏß°×ÒøÂ·Õ¾) ¡¾ÉîÛÚ·Ö²¿¡¿£ºÓ°Æ¬´óÏÃ(µØÌúÒ»ºÅÏß´ó¾çÔºÕ¾)/ÉîÛÚ´óѧ³É½ÌÔº ¡¾±±¾©·Ö²¿¡¿£º±±¾©ÖÐɽѧԺ/¸£öδóÂ¥ ¡¾ÄϾ©·Ö²¿¡¿£º½ð¸Û´óÏÃ(ºÍÑà·) ¡¾Î人·Ö²¿¡¿£º¼ÑÔ´´óÏ㨸ßжþ·£© ¡¾³É¶¼·Ö²¿¡¿£ºÁì¹ÝÇø1ºÅ£¨ÖкʹóµÀ£© ¡¾ÉòÑô·Ö²¿¡¿£ºÉòÑôÀí¹¤´óѧ/ÁùÕ¬Õ鯷 ¡¾Ö£ÖÝ·Ö²¿¡¿£ºÖ£ÖÝ´óѧ/½õ»ª´óÏà ¡¾Ê¯¼Òׯ·Ö²¿¡¿£ººÓ±±¿Æ¼¼´óѧ/Èð¾°´óÏà ¡¾¹ãÖÝ·Ö²¿¡¿£º¹ãÁ¸´óÏà ¡¾Î÷°²·Ö²¿¡¿£ºÐ­Í¬´óÏÃ
½ü¿ª¿Îʱ¼ä(ÖÜÄ©°à/Á¬Ðø°à/Íí°à£©
£º Low Power Flow HLD±ØÓ®nn699net-±ØÓ®nn699net£º2023Äê6ÔÂ12ÈÕ..(»¶Ó­Äú´¹Ñ¯£¬ÊÓ½ÌÓýÖÊÁ¿ÎªÉúÃü£¡)
   ÊµÑéÉ豸
¡¡    ¡î×ÊÉ³ÌʦÊÚ¿Î

        
        ¡î×¢ÖØÖÊÁ¿
        ¡î±ß½²±ßÁ·

        ¡îºÏ¸ñѧԱÃâ·ÑÍÆ¼ö¹¤×÷

        
        ×¨×¢¸ß¶ËÅàѵ17Ä꣬ÊﺣÌṩµÄ¿Î³ÌµÃµ½±¾ÐÐÒµµÄ¹ã·ºÈϿɣ¬Ñ§Ô±µÄÄÜÁ¦
        µÃµ½´ó¼ÒµÄÈÏͬ£¬Êܵ½ÓÃÈ˵¥Î»µÄ¹ã·ºÔÞÓþ¡£

        ¡ïʵÑéÉ豸Çëµã»÷Õâ¶ù²é¿´¡ï
   ÐÂÓÅ»Ý
       ¡ôÔÚ¶ÁѧÉúƾѧÉúÖ¤£¬¿ÉÓÅ»Ý500Ôª¡£
   ÖÊÁ¿±£ÕÏ

        1¡¢Åàѵ¹ý³ÌÖУ¬ÈçÓв¿·ÖÄÚÈÝÀí½â²»Í¸»òÏû»¯²»ºÃ£¬¿ÉÃâ·ÑÔÚÒÔºó±ØÓ®nn699net-±ØÓ®nn699netÖÐÖØÌý£»
        2¡¢Åàѵ½áÊøºóÃâ·ÑÌṩ°ëÄêµÄ¼¼ÊõÖ§³Å£¬³ä·Ö±£Ö¤Åàѵºó³öЧ¹û£»
        3¡¢ÅàѵºÏ¸ñѧԱ¿ÉÏíÊÜÃâ·ÑÍÆ¼ö¾ÍÒµ»ú»á¡£

¡¡¡¡¡¡¡¡¡¡¡¡¡¡¡¡¡¡¡¡¡¡¡¡¡¡¡¡Low Power Flow HLD (Front End)±ØÓ®nn699net-±ØÓ®nn699net

 

Overview
In this workshop, you will perform high-level design steps necessary to synthesize, analyze, and verify a multi-voltage design with shutdown requirements using the IEEE 1801 UPF-based Synopsys Eclypse Low-Power Flow. You will:
Identify the library requirements to implement a MV low-power design
Create, modify, interpret, and apply power-intent (UPF) files
Correctly specify PVT requirements for MV low-power optimizations
Perform low-power RTL synthesis using top-down and hierarchical UPF methodologies
Generate a gate level design that is MV-clean
Insert power-domain aware scan chains
Check for logic equivalence of RTL and gate-level designs
Conduct static timing analysis on the pre-layout design
Analyze average and peak power consumptions
Verify the results of running MV rule checks on the gate-level design
?
Objectives
At the end of this workshop, using the Front-End Synopsys Eclypse Low-Power Flow, you should be able to perform the following high-level design objectives:
Create, interpret, and apply UPF files that capture the stated power intent requirements
Synthesize designs for the power intent and power-optimization requirements using both top-down and hierarchical UPF methodologies
Describe the effect of performing a supply-net-aware always-on synthesis
Insert scan chains taking into account the existing power domains while minimizing switching activity
Ensure that the gate-level design is MV clean
Ensure equivalence checking of logic functionality between RTL and gate- level using the design and UPF files
Perform static timing analysis
Generate peak and average power analysis reports/waveforms
Analyze gate-level design for MV rule violations
Write out all needed files for physical implementation
Audience Profile
Logic design and/or verification engineers who have a need to implement, analyze, and verify designs requiring the lowest possible power consumption using the Synopsys Front-End Eclypse Low Power Flow. CAD Engineers and Managers responsible for Low Power flow will also find this workshop beneficial.
?
Prerequisites
To benefit the most from the material presented in this workshop, students need:
?
A basic working knowledge of Synopsys Design Compiler and PrimeTime tools. Working knowledge of the other Synopsys tools used (list at the end of course description) in the workshop is desirable, but not required, to complete this workshop
An awareness of the basics of low-power design techniques. This workshop teaches how to implement these techniques
Course Outline
?
?
1.
Introduction to Low Power Solution
Specifying Power Intent: UPF (Lab)
RTL Synthesis (Lab)
Hierarchical UPF Flow and DFT (Lab)
2.
Lab-4: Hierarchical UPF Flow and DFT (Lab Contd.)
Logic Equivalence Checking (Lab)
Static Timing and Power Analysis (Lab)
Multi Voltage Rule Checking (Lab)?

 

 
°æÈ¨ËùÓУºÊﺣÐÅÏ¢ÍøÂç¿Æ¼¼ÓÐÏÞÆóÒµ copyright 2000-2016
 
ÉϺ£×ܲ¿Åàѵ»ùµØ

µØÖ·£ºÉϺ£ÊÐÔÆÆÁ·1399ºÅ26#гǽð¿¤ÉÌÎñÂ¥310¡£
£¨µØÌú11ºÅÏß°×ÒøÂ·Õ¾2ºÅ³ö¿ÚÅÔ,ÔÆÆÁ·ºÍ°×ÒøÂ·½»²æ¿Ú£©
Óʱࣺ201821
ÈÈÏߣº021-51875830 32300767
´«Õ棺021-32300767
ÒµÎñÊÖ»ú:15921673576/13918613812
E-mail:officeoffice@126.com
¿Í·þQQ: 849322415
±±¾©Åàѵ»ùµØ

µØÖ·:±±¾©ÊвýÆ½ÇøÉ³ºÓÄϽÖ11ºÅ312ÊÒ
£¨µØÌú²ýƽÏßɳºÓÕ¾B³ö¿Ú£© Óʱࣺ102200 ÐÐ×ß·ÏߣºÇëµã»÷Õâ²é¿´£¡
ÈÈÏߣº010-51292078
´«Õ棺010-51292078
ÒµÎñÊÖ»ú:15701686205
E-mail:qianru@51qianru.cn
¿Í·þQQ:1243285887
ÉîÛÚÅàѵ»ùµØ

µØÖ·£ºÉîÛÚÊл·¹ÛÖз28ºÅ82#201ÊÒ
ÈÈÏߣº4008699035
´«Õ棺4008699035
ÒµÎñÊÖ»ú£º13699831341

Óʱࣺ518001
ÐÅÏä:qianru2@51qianru.cn
¿Í·þQQ:2472106501
ÄϾ©Åàѵ»ùµØ

µØÖ·£º½­ËÕÊ¡ÄϾ©ÊÐÆÜÏ¼ÇøºÍÑà·251ºÅ½ð¸Û´óÏÃB×ù2201ÊÒ
£¨µØÌúÒ»ºÅÏßÂõ¸ÞÇÅÕ¾1ºÅ³ö¿ÚÅÔ£¬½üÄϾ©»ð³µÕ¾£©
ÈÈÏߣº4008699035
´«Õ棺4008699035
Óʱࣺ210046
ÐÅÏä:qianru3@51qianru.cn
¿Í·þQQ:1299983702
 
³É¶¼Åàѵ»ùµØ

µØÖ·£ºËÄ´¨Ê¡³É¶¼ÊиßÐÂÇøÖкʹóµÀÒ»¶Î99ºÅÁì¹ÝÇø1ºÅ1-3-2903 Óʱࣺ610031
ÈÈÏߣº4008699035 ÒµÎñÊÖ»ú£º13540421960
¿Í·þQQ:1325341129 E-mail:qianru4@51qianru.cn

Î人Åàѵ»ùµØ

µØÖ·£ººþ±±Ê¡Î人Êж«ºþ¸ßм¼Êõ¿ª·¢Çø¸ßжþ·128ºÅ ¼ÑÔ´´óÏÃÒ»ÆÚA4-1-701 Óʱࣺ430022
ÈÈÏߣº4008699035
¿Í·þQQ:849322415 E-mail:qianru5@51qianru.cn51qianru.cn

Ë«ÐÝÈÕ¡¢½Ú¼ÙÈÕ¼°ÍíÉÏ¿ÉÖµçÖµ°àµç»°£º021-51875830 Öµ°àÊÖ»ú£º15921673576/13918613812


±¸°¸ºÅ:»

.(2014Äê7ÔÂ11).................................................................................
ÔÚÏ߿ͷþ

±ØÓ®nn699net|±ØÓ®nn699net

XML µØÍ¼ | Sitemap µØÍ¼